## Working with SystemVerilog Structures by MBT

### A note on testing

- If you are having problems with SystemVerilog constructs; write a small test that focuses just on the items you want to verify; otherwise other factors in your code may cause the things not to work and you may infer an erroneous conclusion.
- Note this example was all done on Quartus 10.1sp1; if you are different version, you should test it; as the syntax has evolved slightly over time.

#### **Basic Points**

- I recommend strongly against using "int" in your structs if you want them to synthesize; I have never used it.
- Same goes with using unpacked structs.
- Project settings should say SystemVerilog 2005
- You should put the struct in a separate file, and then include it with all of the files that use the struct, e.g.

```
`include "my_struct_s.v"
```

### **Defining the struct**

```
typedef struct packed {
logic [17-1:0] instr;
logic [10-1:0] addr;
} instr packet s;
```

## Example declaration that passes a structure both up and down:

```
module fifo#(parameter I_WIDTH=17, A_WIDTH=10, LG_DEPTH=3)
(
input clk,
input instr_packet_s instr_packet_i, // down
input enque_i,
input deque_i,
input clear_i,
output instr_packet_s instr_packet_o, // up
output empty_o,
output full_o,
output valid_o
);
```

#### To set fields in a structure-based wire:

```
instr_packet_s ip_in;
assign ip_in.addr = pc_r;
assign ip in.instr = ram data;
```

#### **Alternative** "setter":

```
assign ip_in = '{addr: pc_r, instr:ram_data};
```

#### To read fields out of a structure (wire or reg):

```
instr_packet_s ip_out;
assign instruction_addr_o = ip_out.addr;
assign instruction data o = ip out.instr;
```

This alternative getter does not work in Quartus 10.1sp1:

```
// assign '{addr: instruction_addr_o, instr:
instruction data o} = ip out;
```

This is not recommended because it will do the wrong thing if you change the order of fields in instr\_packet\_s:

```
// assign { instruction_addr_o, instruction_data_o } =
ip out;
```

# Example instantiation of module that passes a structure both up and down:

```
fifo fetch_fifo
(
.clk(clk)
,.instr_packet_i(ip_in)
,.deque_i(dequeue_i)
,.clear_i(fifo_clear)
,.enque_i(fifo_enqueue)
,.instr_packet_o(ip_out)
,.empty_o(fifo_empty)
,.full_o(fifo_full)
,.valid_o(fifo_valid)
);
```

# Using Structs to Pass Data Between Synthesized and Unsynthesized Modules

(See this directory for code samples.)

It appears that there is an incompatiblity between quartus and modelsim.

When synthesizing a top-level module that takes in system verilog structus, quartus expands the structure and increases the number of parameters to the module; expanding out the struct. However, modelsim does not do the same expansion, so the testbench which uses a struct coming out of your synthesized module will report an incorrect number of parameters:

```
# ** Warning: (vsim-3017) Z:/Documents/UCSD/CSE
```

```
141L/Processor/
test.tfw(44): [TFMPC] - Too few port connections. Expected 18, found 11.
```

To work around it, you want to convert to flatten structures that go across module boundaries that are synthesized on one side, and non-synthesized on the other (typically, this will only happen for your core.v module)

To flatten a struct (note use of \$bits macro which returns the size of a packed struct, in bits)

```
// original structure
my_struct_s my_struct = ...
// flattened structure
wire [$bits(my_struct_s)-1:0] my_struct_flat;
assign my_struct_flat = my_struct; // convert struct to
flattened struct
```

To unflatten a structure:

```
wire [$bits(my_struct_s)-1:0] my_struct_flat = ...;
my_struct_s my_struct;
assign my_struct = my_struct_flat; // converted flattened
struct to real struct
```

So for instance, let's say we had a module that takes two structs, one that goes in and the other that goes out. Here we show how to flatten the structs across the boundary between the testbench and the core (you do not need to flatten structs that are passed between modules that are enclosed inside a synthesized module

#### **BEFORE:**

```
// ***************
// tb: nonsynthesizable; in tb.v
// tb is our testbench
`include "my_struct_s.v"
module tb ();
my struct s in, out;
.. code here ..
core mycore (.my struct i(in), .my struct i(out));
endmodule
// *************
// core: synthesizable; in core.v
// core is the module we are actually creating
`include "my struct s.v"
module core
( input my struct s my struct i
,output my struct s my struct o
.. code here ..
```

endmodule

#### **AFTER:**

```
// **************
// tb: nonsynthesizable; in tb.v
// tb is our testbench
`include "my_struct_s.v"
module tb ();
my struct s in, out;
logic [$bits(my struct s)-1:0] in flat, out flat;
assign in flat = in;
assign out = out flat;
core mycore (.my struct flat i(in flat),
.my struct flat o(out flat));
endmodule
// ****************
// core: synthesizable; in core.v
// core is the module we are actually creating
`include "my struct s.v"
module core
( input [$bits(my struct s)-1:0] my struct flat i //
flattened struct params of synth module
,output [$bits(my struct s)-1:0] my struct flat o //
flattened struct params of synth module
);
my struct s my struct i, my struct o; // the actual structs
assign my struct i = my struct flat i; // unflattened in
param
assign my struct flat o = my struct o; // unflattened out
param
.. code here ..
endmodule
```